New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 4797   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇÏ°Ô.


Á¦¸ñPage 274/281
2015-12   1416457   ¹é¸Þ°¡
2014-05   4877327   Á¤ÀºÁØ1
2014-09   21032   ²Þ²ÙÁö¸¶
2013-04   21081   ÂùÈ£
2013-04   21109   ½ÂÈÆ
2023-05   21112   °¡Á¤¼±»ý
2023-07   21229   °Ü¿ï³ª¹«
2023-03   21305   ³Üƪ
2019-02   21314   ½ºÄµl¹ÎÇö±â
2013-02   21324   ½ÅÇöÁØ
2022-11   21377   netis
2017-12   21500   kim5738
2023-05   21521   µö·¯µö·¯´×
2009-09   21522   TSHA
2023-07   21602   ÀÌ°ú°¡µÇ°í¡¦
2019-04   21619   Carolus
2014-12   21637   Ǫ¸¥´Þ
2023-03   21796   ¸®³ª
2014-09   21860   Skyhard
2015-01   21923   jrduke
2015-03   21928   ¹Ú°Ç
2015-01   22015   ¹Ú°Ç