New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 5467   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇϰÔ.


Á¦¸ñPage 279/286
2014-05   5805876   Á¤ÀºÁØ1
01-26   84787   UPDF
2023-12   5116   ¼ö´Ù¸®
2023-12   5992   2CPUÃÖÁÖÈñ
2023-12   5732   À̸ŸÁ·®2
2023-12   6291   Á¾À̰ÅÀÎ
2023-12   7342   ÇѲ¿Çª
2023-12   7300   ¹Ú¹®Çü
2024-01   7452   2CPUÃÖÁÖÈñ
2024-01   7905   ·¹Àκ¸¿ì7
2024-01   8438   ÇѲ¿Çª
2024-01   9014   ÅëÅë9
2024-01   9346   ¹Ú¹®Çü
2024-01   7839   Á¾À̰ÅÀÎ
2024-02   8351   ¿ì¶óÁú·¹À̼Ç
2024-03   5655   ÀÌÁ¾¹Î
2024-03   4944   2CPUÃÖÁÖÈñ
2024-03   5176   2CPUÃÖÁÖÈñ
2024-03   5031   ÇÑÁßÀÏ
2024-03   4809   sinabro
2024-03   5194   ÄÄÇ»ÅͽŽþß
2024-03   4084   Á¤ÁøÈ¯