New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 5180   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇϰÔ.


Á¦¸ñPage 277/284
2015-12   1877190   ¹é¸Þ°¡
2014-05   5363496   Á¤ÀºÁØ1
2023-11   21746   ¼ÛÁÖȯ
2013-02   21910   ½ÅÇöÁØ
2023-05   21981   °¡Á¤¼±»ý
2023-02   21990   ÇöÁø
2022-11   22086   netis
2009-09   22154   TSHA
2023-07   22181   °Ü¿ï³ª¹«
2014-12   22209   Ǫ¸¥´Þ
2019-02   22240   ½ºÄµl¹ÎÇö±â
2023-07   22370   À̰ú°¡µÇ°í¡¦
2023-03   22411   ³Üƪ
2014-09   22463   Nomaker
2014-11   22468   õ¿Üõoo³ë¡¦
2015-03   22511   ¹Ú°Ç
2015-01   22532   jrduke
2019-04   22582   Carolus
2017-12   22594   kim5738
2013-05   22610   ȲÁø¿ì
2023-05   22612   µö·¯µö·¯´×
2013-05   22636   ½ÂÈĴϵµÄì