New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 5140   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇϰÔ.


Á¦¸ñPage 277/284
2014-05   5323758   Á¤ÀºÁØ1
2015-12   1839179   ¹é¸Þ°¡
2023-02   21887   ÇöÁø
2023-05   21901   °¡Á¤¼±»ý
2022-11   22034   netis
2023-07   22078   °Ü¿ï³ª¹«
2009-09   22086   TSHA
2014-12   22142   Ǫ¸¥´Þ
2019-02   22161   ½ºÄµl¹ÎÇö±â
2023-07   22305   À̰ú°¡µÇ°í¡¦
2023-03   22309   ³Üƪ
2014-09   22381   Nomaker
2014-11   22427   õ¿Üõoo³ë¡¦
2015-03   22459   ¹Ú°Ç
2015-01   22476   jrduke
2017-12   22502   kim5738
2019-04   22510   Carolus
2023-05   22524   µö·¯µö·¯´×
2013-05   22575   ȲÁø¿ì
2013-06   22593   ¹èÇöö
2023-03   22602   ¸®³ª
2013-05   22608   ½ÂÈĴϵµÄì