New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 5114   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇϰÔ.


Á¦¸ñPage 277/284
2015-12   1813484   ¹é¸Þ°¡
2014-05   5292456   Á¤ÀºÁØ1
2022-11   22006   netis
2023-07   22043   °Ü¿ï³ª¹«
2009-09   22061   TSHA
2014-12   22118   Ǫ¸¥´Þ
2019-02   22122   ½ºÄµl¹ÎÇö±â
2023-03   22242   ³Üƪ
2023-07   22279   À̰ú°¡µÇ°í¡¦
2014-09   22356   Nomaker
2014-11   22413   õ¿Üõoo³ë¡¦
2015-03   22428   ¹Ú°Ç
2017-12   22443   kim5738
2019-04   22449   Carolus
2015-01   22452   jrduke
2023-05   22472   µö·¯µö·¯´×
2013-05   22552   ȲÁø¿ì
2023-03   22571   ¸®³ª
2013-06   22576   ¹èÇöö
2013-05   22581   ½ÂÈĴϵµÄì
2014-01   22663   ȲÁø¿ì
2015-03   22784   ¹éµÎ¼º